Title :
Process and local layout effect interaction on a high performance planar 20nm CMOS
Author :
Sato, Fumiaki ; Ramachandran, R. ; van Meer, H. ; Cho, K.H. ; Ozbek, Ali ; Yang, Xu ; Liu, Yanbing ; Li, Zuyi ; Wu, Xiaojie ; Jain, Sonal ; Utomo, H. ; Kwon, Uihui ; Park, Yu-Seop ; Tan, Wee Lum ; Dai, Xiaoyu ; Lai, W. ; Kim, Jung-Ho ; Jones, David ; Ganz
Author_Institution :
IBM Microelectron., Hopewell Junction, NY, USA
Abstract :
As technology has advanced, layout dependent device parameter shifts are becoming more influential to the actual circuit operation and performance, such that design style differences could create systematic device variability due to layout unless those effect are minimized and well captured in the device model[1]. In this paper, we characterize the device layout effects on a high performance planar 20nm CMOS technology for low power mobile applications [2], and demonstrate a layout effect reduction by optimizing key process elements while improving device performance. Nfet/pfet boundary proximity in Replacement Metal Gate (RMG), Length of active area (LOD or SA/SB) and gate pitch dependency are discussed in terms of Stress Memorization Technique (SMT) and embedded SiGe (eSiGe) processes.
Keywords :
CMOS integrated circuits; Ge-Si alloys; integrated circuit design; Nfet/pfet boundary proximity; RMG; SMT; SiGe; eSiGe process; embedded SiGe; gate pitch dependency; high performance planar CMOS technology; layout dependent device parameter shift; layout effect interaction; length of active area; low power mobile application; replacement metal gate; size 20 nm; stress memorization technique; Layout; Logic gates; Metals; Performance evaluation; Proximity effects; Stacking; Stress;
Conference_Titel :
VLSI Circuits (VLSIC), 2013 Symposium on
Conference_Location :
Kyoto
Print_ISBN :
978-1-4673-5531-5