DocumentCode
63126
Title
On-Chip Codeword Generation to Cope With Crosstalk
Author
Karmarkar, Kedar ; Tragoudas, Spyros
Author_Institution
Intel Corp., Portland, OR, USA
Volume
33
Issue
2
fYear
2014
fDate
Feb. 2014
Firstpage
237
Lastpage
250
Abstract
Capacitive and inductive coupling between bus lines results in crosstalk induced delays. Many bus encoding techniques have been proposed to improve the performance. Existing implementation techniques and mapping algorithms in the literature only apply the specific encoding. This paper presents the first generalized framework for a stall-free on-chip codeword generation strategy that is scalable and easy to automate. It is applicable to the coupling aware encoding techniques that allow recursive codeword generation. The proposed implementation strategy iteratively generates codewords without explicitly enumerating them. Codeword mapping relies on graph-based representation that is unique to the given encoding technique. The codewords are calculated on-chip using basic function blocks, such as adders and multiplexers. Three encoding techniques were implemented using the proposed strategy. Experimental results show significant reduction in the area overhead and power dissipation over the existing method that uses random logic to implement the codec.
Keywords
adders; codecs; crosstalk; encoding; graph theory; multiplexing equipment; adders; area overhead; bus encoding; capacitive coupling; codec; codeword mapping; coupling aware encoding; crosstalk induced delays; function blocks; graph-based representation; inductive coupling; multiplexers; on-chip codeword generation; power dissipation; random logic; recursive codeword generation; Codecs; Correlation; Couplings; Crosstalk; Delays; Encoding; System-on-chip; Codeword generation; crosstalk; encoding;
fLanguage
English
Journal_Title
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher
ieee
ISSN
0278-0070
Type
jour
DOI
10.1109/TCAD.2013.2284017
Filename
6714482
Link To Document