DocumentCode :
632618
Title :
Power management in multi-core processors using automatic dynamic pipeline stage unification
Author :
Vijayalakshmi, S. ; Anpalagan, Alagan ; Woungang, Isaac ; Kothari, D.P.
Author_Institution :
WINCORE Lab., Ryerson Univ., Toronto, ON, Canada
fYear :
2013
fDate :
7-10 July 2013
Firstpage :
120
Lastpage :
127
Abstract :
In the recent years, the rapid development of microprocessors has raise up the demand for high-performance and fast processing computing systems capable of performing multiple tasks. Multi-core processors are increasingly advocated as a viable solution to achieve high performance, but under the constraints associated with power bounds. Maintaining the power consumption of processors at an acceptable level is still a challenge. For instance, the size of transistors is set to go down to as small as 22nm. When this size starts to decrease and go below 30nm, the sub-threshold leakage will become an issue since the current technique of dynamic voltage frequency scaling (DVFS) used to conserve energy will become less useful. The reason for this is that the transistor size will decrease and the absolute maximum voltage at which it can be operated will also decrease, but the lower limit voltage will remain the same at 2.3Vth where Vth is threshold voltage. Thereby, there is a clear demand for alternatives for managing the energy consumption in chip multi-processors (CMPs). In this paper, a variable stage pipelining (VSP) or pipeline stage unification (PSU) is investigated as a potential successor to the DVFS technique. Theoretical results are provided, showing that our dynamic pipeline stage unification approach can be efficient in terms of power consumption, chosen as performance metric.
Keywords :
microprocessor chips; multiprocessing systems; CMP; DVFS technique; PSU; VSP; automatic dynamic pipeline stage unification; chip multiprocessors; dynamic pipeline stage unification approach; dynamic voltage frequency scaling; energy conservation; energy consumption management; fast processing computing systems; microprocessors; multicore processors; pipeline stage unification; power bounds; power consumption; power management; subthreshold leakage; threshold voltage; transistor size; variable stage pipelining; Clocks; History; Multicore processing; Pipeline processing; Pipelines; Power demand; Program processors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Performance Evaluation of Computer and Telecommunication Systems (SPECTS), 2013 International Symposium on
Conference_Location :
Toronto, ON
Print_ISBN :
978-1-56555-352-1
Type :
conf
Filename :
6595751
Link To Document :
بازگشت