DocumentCode :
63278
Title :
A 6-bit, 1-GS/s, 9.9-mW, Interpolated Subranging ADC in 65-nm CMOS
Author :
Danjo, Takumi ; Yoshioka, Michifumi ; Isogai, Masahiro ; Hoshino, Masayuki ; Tsukamoto, Sanroku
Author_Institution :
Fujitsu Labs. Ltd., Nakaharaku, Japan
Volume :
49
Issue :
3
fYear :
2014
fDate :
Mar-14
Firstpage :
673
Lastpage :
682
Abstract :
A 6-bit, 1-GS/s subranging analog-to-digital converter (ADC) implemented in 65-nm CMOS is developed. The same capacitor DACs (CDACs) are used to sample the analog signals, thereby eliminating the errors between the coarse and fine decisions that occur when two different samplers are used to capture the signal. Both decisions use the same comparators, and a digitally assisted calibration circuit compensates for the errors in the different threshold levels used for the two decisions. This calibration eliminates redundant comparators, and thus, reduces the area. Reference voltages generators, which are implemented using resistor ladders in conventional subranging ADCs, are eliminated thanks to the use of the CDACs together with interpolation in the comparators. This solves two problems related to the resistor ladder, namely, the trade-off between the settling time and the static-current consumption and signal dependent on-resistance of switches connected to intermediate potential nodes. A test chip fabricated in 65-nm CMOS technology operates at 1 GS/s with SNDR of 32.8 dB. Its active area is 0.044 mm2, and its power consumption is 9.9 mW at a 1.1-V supply voltage.
Keywords :
CMOS integrated circuits; analogue-digital conversion; calibration; comparators (circuits); ladders; CMOS integrated circuit; CMOS technology; analog signals; analog-to-digital converter; calibration circuit; comparators; interpolated subranging ADC; power 9.9 mW; reference voltages generators; resistor ladders; signal dependent; size 65 nm; static-current consumption; voltage 1.1 V; word length 6 bit; CMOS integrated circuits; Calibration; Capacitance; Control systems; Interpolation; Threshold voltage; Transistors; Analog–digital conversion; CMOS analog integrated circuits; foreground calibration; interpolation; subranging;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2013.2297416
Filename :
6714497
Link To Document :
بازگشت