DocumentCode :
633841
Title :
A study of latch-up mechanisms for adjacent pins on multiple power supply circuits
Author :
Liang, Shunlin ; Guo, Anjin ; Ji, Jean ; Chen, Jiann-Jong ; Su, Jianhui ; Wang, Jiacheng ; Wu, Junyong ; Lin, James
Author_Institution :
Semicond. Manuf. Int. (Shanghai) Corp., Shanghai, China
fYear :
2013
fDate :
15-19 July 2013
Firstpage :
78
Lastpage :
82
Abstract :
Traditional latch-up (VDD-to-VSS) in CMOS IC´s is formed by the parasitic p-n-p-n structure between VDD and VSS. In modern technologies, although the guard rings and substrate/ well pickups could efficiently overcome the latch-up failure in CMOS ICs, the latch-up failure phenomenon is still existed in many special application circuits. With mixed signal design requirements, there are more than 2 kinds of devices that are deployed in one chip to implement the design with higher voltage system on the advanced technologies with lower voltage application in the mixed-voltage process. Therefore, these comprehensive process and design approaches could provide more flexibility for the chips to be connected with older system [1-2]. A latch-up phenomenon is reported here that the latch-up current path occurs between adjacent power pins of 65nm process, IO circuit is powered by different power supplies. In this product, IO circuitry is with 3.3V and core circuitry is with 1.2V power supply. Because there is no VDD-to-VDD latch-up rule, the 3.3V n-well to 1.2V n-well space was <; 10 um (note: without any guard rings in between). Latch-up immunity of I/O pins resulted from a higher substrate potential required on the base-emitter junction forward bias of LQpnp.
Keywords :
CMOS integrated circuits; flip-flops; low-power electronics; power supply circuits; CMOS IC; VDD-to-VSS; adjacent pins; base-emitter junction; latch-up mechanisms; lower voltage application; mixed-voltage process; multiple power supply circuits; voltage 1.2 V; voltage 3.3 V; voltage system; CMOS integrated circuits; Capacitors; Logic gates; Metals; Pins; Substrates; Thyristors; BJT; Failure Analysis; Guard Ring; Latch-up; SCR;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Physical and Failure Analysis of Integrated Circuits (IPFA), 2013 20th IEEE International Symposium on the
Conference_Location :
Suzhou
ISSN :
1946-1542
Print_ISBN :
978-1-4799-1241-4
Type :
conf
DOI :
10.1109/IPFA.2013.6599130
Filename :
6599130
Link To Document :
بازگشت