DocumentCode :
637673
Title :
An analysis of full adder cells for low-power data oriented adders design
Author :
Brzozowski, Ireneusz ; Palys, Damian ; Kos, Andrzej
Author_Institution :
Dept. of Electron., AGH Univ. of Sci. & Technol., Krakow, Poland
fYear :
2013
fDate :
20-22 June 2013
Firstpage :
346
Lastpage :
351
Abstract :
This paper presents results of analyses of full adders structures to build of low-power adders for specific data. At first four 1-bit full adder cells were selected from literature, designed in UMC 180nm technology and simulated for assessment of theirs energetic and time parameters. Extended power consumption model, taking into consideration input vector changes, was used, giving more accurate values than traditional model, based on switching activity only. Obtained results allow analyzing what structure of full adder should be used for specific data summation. So, such model and analyses can lead to developing of data oriented low power design methods. Based on energetic parameters assessed for 1-bit full adders, multi-bit adders were considered. Theirs power consumption versus summed data was analyzed.
Keywords :
CMOS logic circuits; adders; integrated circuit design; low-power electronics; power consumption; data oriented low power design methods; extended power consumption model; full adder cells; input vector; low power data oriented adders design; size 180 nm; switching activity; Adders; Capacitance; Integrated circuit modeling; Logic gates; Power demand; Transistors; Vectors; Adder; CMOS technology; energetic parameters; layout design; low-power design; power consumption;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Mixed Design of Integrated Circuits and Systems (MIXDES), 2013 Proceedings of the 20th International Conference
Conference_Location :
Gdynia
Print_ISBN :
978-83-63578-00-8
Type :
conf
Filename :
6613371
Link To Document :
بازگشت