DocumentCode :
640492
Title :
Dealing with the over-pessimism in ASIC physical design flow
Author :
Iqbal, R.
Author_Institution :
Intel Shannon, Shannon, Ireland
fYear :
2012
fDate :
28-29 June 2012
Firstpage :
1
Lastpage :
6
Abstract :
A multi-million instance ASIC design with clocks frequencies up-to 1GHz, employing automatic synthesis & layout methods, looks for every accuracy improvement in optimization and timing verification. This paper introduces two techniques to improve this accuracy. The first technique is the delay derate method. In this method, the implementation tool is provided with a global multiplier that reduces the interconnect delay of all interconnect timing arcs in the design. This technique helps to improve the design timing by reducing the number of buffers/inverters in the design. The additional advantages are reduction in the run time, area and power. The second technique improves accuracy in the timing verification by employing signoff STA (Static Timing Analysis) tool in the early stages of the physical design. The method provides an average timing improvement of 30% per cell stage, a significant performance boost for the critical timing paths.
Keywords :
application specific integrated circuits; circuit optimisation; integrated circuit design; logic design; ASIC physical design flow; STA tool; automatic synthesis; buffer; delay derate method; global multiplier; interconnect delay; inverter; layout method; optimization; over-pessimism; static timing analysis; timing verification; ASIC; pessimism; physical design; place and route; synthesis;
fLanguage :
English
Publisher :
iet
Conference_Titel :
Signals and Systems Conference (ISSC 2012), IET Irish
Conference_Location :
Maynooth
Electronic_ISBN :
978-1-84919-613-0
Type :
conf
DOI :
10.1049/ic.2012.0212
Filename :
6621191
Link To Document :
بازگشت