Title :
Extending the fundamental error bounds for asymmetric error reliable computation
Author :
Aymerich, N. ; Rubio, Albert
Abstract :
Future computing systems based on new emerging nanotechnologies will have to rely on very high failure rate devices. Therefore, the study of fault-tolerant architectures is of great interest today. One of the most challenging problems of this research area consists in finding the fundamental error bounds beyond which reliable computation is not possible. In the literature we can find the exact error threshold for circuits built out of noisy NAND gates under the von Neumann´s probabilistic computing framework. In this paper we extend this result for asymmetric error designs and demonstrate that it is possible to compute reliably with 2-input noisy NAND gates beyond the well known error bound: ∈* = (3 - √7)/4.
Keywords :
fault tolerant computing; integrated circuit design; integrated circuit reliability; logic gates; probability; asymmetric error designs; asymmetric error reliable computation; error threshold; fault-tolerant architectures; fundamental error bounds; future computing systems; nanotechnologies; noisy NAND gates; von Neumann probabilistic computing framework; Fault tolerance; Fault tolerant systems; Logic gates; Noise measurement; Reliability theory; Uncertainty;
Conference_Titel :
Nanoscale Architectures (NANOARCH), 2013 IEEE/ACM International Symposium on
Conference_Location :
Brooklyn, NY
Print_ISBN :
978-1-4799-0873-8
DOI :
10.1109/NanoArch.2013.6623053