DocumentCode :
64243
Title :
A 4–32 Gb/s Bidirectional Link With 3-Tap FFE/6-Tap DFE and Collaborative CDR in 22 nm CMOS
Author :
Musah, Tawfiq ; Jaussi, James ; Balamurugan, Ganesh ; Hyvonen, Sami ; Hsueh, Tzu-Chien ; Keskin, Gokce ; Shekhar, Shashi ; Kennedy, Jessie ; Sen, Satyaki ; Inti, Rajesh ; Mansuri, Mozhgan ; Leddige, Michael ; Horine, Bryce ; Roberts, Clive ; Mooney, Randy
Author_Institution :
Intel Corp., Hillsboro, OR, USA
Volume :
49
Issue :
12
fYear :
2014
fDate :
Dec. 2014
Firstpage :
3079
Lastpage :
3090
Abstract :
This paper details the design of an 8-lane bidirectional link for both within-the-box and external communications in 22 nm CMOS technology. A low profile connector with a high density cable assembly ensure a data rate of up to 32 Gb/s per lane while maintaining channel loss below 25 dB. Channel equalization is performed by a combination of a 3-tap feed-forward equalizer (FFE), single-stage continuous-time linear equalizer (CTLE) and a 6-tap decision-feedback equalizer (DFE). Collaborative timing recovery is used to enable lane characterization without degrading jitter performance. Phase error decimation, with a conditional phase detection scheme, is used to reduce the DFE complexity by 50%. Power consumption over a wide range of data rates from 4 to 32 Gb/s is reduced by using regulated CMOS clocking with lane bundling, low swing transmitter with a source-series terminated (SST) driver and a highly reconfigurable receiver with an active inductor CTLE. At a lane data rate of 32 Gb/s, over a 0.5 m cable with 16 dB of loss, a transceiver lane consumes 205 mW from a 1.07 V supply. The power scales down to 26 mW from a 0.72 V supply at 8 Gb/s, when transmitting over a channel with 8 dB loss. The active silicon area per lane is 0.079 mm2.
Keywords :
CMOS analogue integrated circuits; clock and data recovery circuits; decision feedback equalisers; electric connectors; synchronisation; 3-tap FFE-6-tap DFE; 3-tap feedforward equalizer; 6-tap decision-feedback equalizer; 8-lane bidirectional link; CMOS technology; DFE complexity reduction; SST; active inductor CTLE; bit rate 4 Gbit/s to 32 Gbit/s; channel equalization; clock and data recovery; collaborative CDR; collaborative timing recovery; conditional phase detection scheme; external communications; high density cable assembly; highly reconfigurable receiver; lane bundling; lane characterization; loss 16 dB; loss 8 dB; low profile connector; low swing transmitter; phase error decimation; power 205 mW; power 26 mW; power consumption; regulated CMOS clocking; single-stage continuous-time linear equalizer; size 22 nm; source-series terminated driver; transceiver lane; voltage 0.72 V; voltage 1.07 V; within-the-box; CMOS integrated circuits; Clocks; Collaboration; Decision feedback equalizers; Phase detection; Receivers; Timing; Active inductor CTLE; bidirectional link; collaborative CDR; conditional phase detection; decision-feedback equalizer (DFE); phase error decimation; regulated CMOS clocking; source-series terminated (SST) driver;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2014.2348556
Filename :
6895188
Link To Document :
بازگشت