DocumentCode :
642601
Title :
Variability analysis of self-timed SRAM robustness
Author :
Burns, Frank ; Baz, Abdullah ; Delong Shang ; Yakovlev, Alex
Author_Institution :
Sch. of EEE, Newcastle Univ., Newcastle upon Tyne, UK
fYear :
2013
fDate :
9-11 Sept. 2013
Firstpage :
24
Lastpage :
31
Abstract :
This paper focusses on variability analysis for analyzing the robustness of self-timed SRAM to random process variations. The paper augments our previously proposed approaches at the circuit level which provide robustness against signals that are susceptible to deadlock with analysis techniques at the transistor level to analyze the effect of the process parameters for the transistors inside the SRAM memory cells. This has been accomplished by employing a variability analysis tool, VARMA, which facilitates the job of analyzing the robustness to variation of process parameters. We have augmented the VARMA tool to use efficient multi-partitioned surface response with back-end Monte Carlo simulation to analyse the problem. The results provide a faster insight than other approaches into the effect of variation processes on circuits.
Keywords :
Monte Carlo methods; SRAM chips; SRAM memory cells; VARMA; back-end Monte Carlo simulation; circuit level; multipartitioned surface response; self-timed SRAM robustness; variability analysis; Educational institutions; Implants; MOS devices; Random access memory; Robustness; Timing; Transistors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Power and Timing Modeling, Optimization and Simulation (PATMOS), 2013 23rd International Workshop on
Conference_Location :
Karlsruhe
Type :
conf
DOI :
10.1109/PATMOS.2013.6662151
Filename :
6662151
Link To Document :
بازگشت