DocumentCode :
64261
Title :
A 28 nm High-k/MG Heterogeneous Multi-Core Mobile Application Processor With 2 GHz Cores and Low-Power 1 GHz Cores
Author :
Igarashi, M. ; Uemura, Toshifumi ; Mori, Ryuhei ; Kishibe, Hiroshi ; Nagayama, Midori ; Taniguchi, Masaaki ; Wakahara, Kohei ; Saito, Takashi ; Fujigaya, Masaki ; Fukuoka, Kazuki ; Nii, Koji ; Kataoka, Takeshi ; Hattori, Toshihiro
Author_Institution :
Renesas Electron. Corp., Kodaira, Japan
Volume :
50
Issue :
1
fYear :
2015
fDate :
Jan. 2015
Firstpage :
92
Lastpage :
101
Abstract :
This paper presents power management and low power techniques of our heterogeneous quad/octa-core mobile application processor (AP). This AP has a combination of high-performance 2 GHz cores and energy-efficient 1 GHz cores. The maximum performance in the octa-core configuration is 35,600 DMIPS. The key design highlights are as follows. 1) Using a dedicated PLL and H-tree clock in the high-performance CPU achieves both 2 GHz operation and reduced dynamic power. 2) A low-leakage SRAM in a 28 nm HPM process is used and the leakage current of the peripheral circuits of the SRAM macro is optimized via multiple threshold voltages (Vt) and gate lengths (Lg), resulting in 24% leakage reduction of L1 cache. 3) The effects of process and voltage variations are accurately corrected by an on-chip process sensor and direct sensing of the voltage in the power mesh of the chip. 20% dynamic power reduction, 29% leakage power reduction and 40 mV improvement of minimum operation voltage are achieved. 4) An enhanced CPU clock control mechanism is employed, which uses an on-chip delay sensor to reduce AC voltage drop. 5) The heterogeneous CPU architecture maintains high performance even during thermal throttling.
Keywords :
SRAM chips; clocks; leakage currents; low-power electronics; microprocessor chips; multiprocessing systems; phase locked loops; AC voltage drop reduction; AP; H-tree clock; HPM process; dedicated PLL; direct voltage sensing; dynamic power reduction; energy-efficient cores; enhanced CPU clock control mechanism; frequency 1 GHz; frequency 2 GHz; gate lengths; heterogeneous CPU architecture; heterogeneous quad-octa-core mobile application processor; high-k-MG heterogeneous multicore mobile application processor; high-performance CPU; high-performance cores; leakage current; leakage power reduction; low power techniques; low-leakage SRAM; multiple threshold voltages; octa-core configuration; on-chip delay sensor; on-chip process sensor; peripheral circuits; power management; power mesh; size 28 nm; thermal throttling; voltage 40 mV; Central Processing Unit; Clocks; Leakage currents; Mobile communication; Random access memory; Threshold voltage; Voltage control; 28 nm; H-tree clock structure; adaptive voltage scaling (AVS); dynamic frequency scaling (DFS); heterogeneous CPU architecture; multi-Lg; multi-Vt; thermal control technique;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2014.2347353
Filename :
6895189
Link To Document :
بازگشت