• DocumentCode
    644115
  • Title

    Reconfigurable VLSI digital filters for tolerating multiple timing errors

  • Author

    Hsin-Chou Chi ; Hsi-Che Tseng ; Chia-Wei Jeng

  • Author_Institution
    Dept. of Comput. Sci. & Inf. Eng., Nat. Dong Hwa Univ., Hualien, Taiwan
  • fYear
    2013
  • fDate
    1-4 Oct. 2013
  • Firstpage
    149
  • Lastpage
    150
  • Abstract
    One of the major problems with advanced semiconductor technology is timing errors caused by process variation and device aging. With such problems, conventional worst-case designs suffer poor system performance. This paper proposes an aggressive design technique for VLSI digital filters for tolerating timing errors. When a timing error occurs, the system reconfigures the buffer cell of the problematic stage with little performance degradation. We have applied the technique to several digital filters. The design of an IIR filter with tolerance of timing errors is described and demonstrated. The results show that our proposed design achieves tolerance of multiple timing errors with small cost of chip area and power consumption.
  • Keywords
    IIR filters; VLSI; reconfigurable architectures; timing; IIR filter; buffer cell; chip area; multiple timing errors; power consumption; reconfigurable VLSI digital filters; Clocks; Delays; Digital filters; Flip-flops; IIR filters; Very large scale integration; VLSI design; digital filters; error-resilient circuit design; reconfigurable architectures; timing errors;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Consumer Electronics (GCCE), 2013 IEEE 2nd Global Conference on
  • Conference_Location
    Tokyo
  • Print_ISBN
    978-1-4799-0890-5
  • Type

    conf

  • DOI
    10.1109/GCCE.2013.6664779
  • Filename
    6664779