DocumentCode :
648678
Title :
Gate sizing in the presence of gate switching activity and input vector control
Author :
Conos, Nathaniel A. ; Meguerdichian, Saro ; Potkonjak, Miodrag
Author_Institution :
Comput. Sci. Dept., Univ. of California, Los Angeles, Los Angeles, CA, USA
fYear :
2013
fDate :
7-9 Oct. 2013
Firstpage :
138
Lastpage :
143
Abstract :
We introduce a novel gate sizing approach that considers both the gate switching activity (SA) and gate input vector control leakage (IVC). We first extract SA using simulation and find promising input vectors. Next, in an iterative framework, we interchangeably conduct gate sizing and refining the IVC. As dictated by the new objective function, our algorithm conducts iterative gate freezing and unlocking with cut-based search for the most beneficial gate sizes under delay constraints. We evaluate our approach on standard benchmarks in 45 nm technology, showing promising improvement, achieving up to 62% (29% avg.) energy savings compared to the traditional objective function.
Keywords :
energy conservation; leakage currents; logic gates; IVC; cut-based search; delay constraints; energy savings; gate input vector control leakage; gate refining; gate sizes; gate sizing; gate switching activity; gate unlocking; input vectors; iterative framework; iterative gate freezing; objective function;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Very Large Scale Integration (VLSI-SoC), 2013 IFIP/IEEE 21st International Conference on
Conference_Location :
Istanbul
Type :
conf
DOI :
10.1109/VLSI-SoC.2013.6673265
Filename :
6673265
Link To Document :
بازگشت