Title :
Three-dimensional stacking FPGA architecture using face-to-face integration
Author :
Hamada, Takahiro ; Qian Zhao ; Amagasaki, Motoki ; Iida, Michihisa ; Kuga, Morihiro ; Sueyoshi, Tetsuro
Author_Institution :
Grad. Sch. of Sci. & Technol., Kumamoto Univ., Kumamoto, Japan
Abstract :
In recent years, as VLSI process scales have developed into deep sub-micrometer dimensions, routing delay problems have become critical. For reconfigurable logic devices (RLDs) like field-programmable gate arrays (FPGAs) in particular, routing resources occupy major parts of the available area and hinder performance. In order to balance cost and performance, and to explore 3D FPGA architectures with realistic 3D LSI processes, we proposed a novel two-layers 3D FPGA architecture based on 3D connections on logic block input and output pins. Evaluation shows that this novel RLD with two layers of 3D routing architecture uses 48.75% less on-board area and 30.54% less critical path delay than does a conventional 2D 4-lookup table island-style FPGA on average.
Keywords :
VLSI; field programmable gate arrays; logic circuits; network routing; 2D 4-lookup table island-style FPGA; 3D routing delay problem architecture; RLD; VLSI process; critical path delay; deep submicrometer dimension; face-to-face integration; field-programmable gate array; logic block input pin; logic block output pin; realistic 3D LSI processing; reconfigurable logic device; three-dimensional stacking FPGA architecture; two-layer 3D FPGA architecture;
Conference_Titel :
Very Large Scale Integration (VLSI-SoC), 2013 IFIP/IEEE 21st International Conference on
Conference_Location :
Istanbul
DOI :
10.1109/VLSI-SoC.2013.6673274