DocumentCode :
648691
Title :
Energy impact in the design space exploration of loop buffer schemes in embedded systems
Author :
Artes, Antonio ; Ayala, Jose ; Fasthuber, Robert ; Raghavan, Praveen ; Catthoor, Francky
Author_Institution :
Comput. Archit. & Autom. Dept., Complutense Univ. of Madrid, Madrid, Spain
fYear :
2013
fDate :
7-9 Oct. 2013
Firstpage :
216
Lastpage :
221
Abstract :
The reduction of the energy consumption in the domain of the embedded systems is becoming the most important design goal due to the increasing use of battery powered consumer devices. Previous research has pointed out the instruction memory organisation as one of the major sources of energy consumption of the embedded systems. Due to this fact, the introduction of any enhancement in this component of the system becomes crucial in order to decrease this energy bottleneck. The purpose of this paper is to present a highlevel energy analysis of the loop buffer schemes that exist in the embedded systems. The crucial energy analysis that is presented in this paper not only proposes a method to evaluate different loop buffer schemes for a certain application, but also guides embedded systems designers to make the correct decision in the trade-offs that exist between the energy budget, the required performance, and the area cost of the embedded system. Experimental results used in this analysis show that, the search of energy savings (up to 76%) has to take into account the performance penalty, the area cost, and the impact of the implementation technology in order to choose the most suitable enhancement that has to be introduced in the instruction memory organisation from the point of view of the energy consumption.
Keywords :
buffer storage; embedded systems; battery powered consumer device; design space exploration; embedded system; energy consumption; energy impact; energy saving; high-level energy analysis; instruction memory organisation; loop buffer scheme;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Very Large Scale Integration (VLSI-SoC), 2013 IFIP/IEEE 21st International Conference on
Conference_Location :
Istanbul
Type :
conf
DOI :
10.1109/VLSI-SoC.2013.6673278
Filename :
6673278
Link To Document :
بازگشت