DocumentCode :
648693
Title :
Static energy minimization of 3D stacked L2 cache with selective cache compression
Author :
Jongbum Park ; Jongpil Jung ; Kang Yi ; Chong-Min Kyung
Author_Institution :
Dept. of Electr. Eng., KAIST, Daejeon, South Korea
fYear :
2013
fDate :
7-9 Oct. 2013
Firstpage :
228
Lastpage :
233
Abstract :
Three-dimentional (3D) integration is one of the most promising approaches to increase cache bandwidth and to reduce the wire length and thereby, the delay and transmission power consumption. However, high power density in 3D IC due to dense integration incurs significant leakage current increment which leads to high static energy consumption. The leakage energy consumption of 3D-stacked cache memory is more serious than that of conventional cache memory in 2D ICs. In this paper, we propose a selective cache compression technique coupled with power gating to reduce the static energy consumption of 3D-stacked SRAM cache. Cache blocks are selected to be compressed in runtime according to the cache access pattern, so that the decompression overhead is reduced. The experimental results show that our method reduces energy consumption by up to 40% (22% on average) with negligible performance overhead compared with the conventional cache management policy.
Keywords :
SRAM chips; cache storage; leakage currents; three-dimensional integrated circuits; 3D IC; 3D integration; 3D stacked L2 cache; 3D-stacked SRAM cache; 3D-stacked cache memory; cache access pattern; cache bandwidth; cache blocks; decompression overhead; delay; leakage current; leakage energy consumption; power gating; selective cache compression technique; static energy consumption reduction; static energy minimization; transmission power consumption; wire length reduction;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Very Large Scale Integration (VLSI-SoC), 2013 IFIP/IEEE 21st International Conference on
Conference_Location :
Istanbul
Type :
conf
DOI :
10.1109/VLSI-SoC.2013.6673280
Filename :
6673280
Link To Document :
بازگشت