DocumentCode :
649042
Title :
A new dimension of parallelism in ultra high throughput LDPC decoding
Author :
Schlafer, P. ; Wehn, Norbert ; Alles, Michael ; Lehnigk-Emden, Timo
Author_Institution :
Microelectron. Syst. Design Res. Group, Univ. of Kaiserslautern, Kaiserslautern, Germany
fYear :
2013
fDate :
16-18 Oct. 2013
Firstpage :
153
Lastpage :
158
Abstract :
In modern communication systems the required data rates are continuously increasing. High speed transmissions can easily generate throughputs far beyond 1 Tbit/s. To ensure error free communication, channel codes like Low-Density Parity Check (LDPC) codes are utilized. However state-of-the-art LDPC decoders can process only data rates in the range of 10 to 50 Gbit/s. This results in a gap in decoder performance which has to be closed. Therefore we propose a new ultra high speed LDPC decoder architecture. We show that our architecture significantly reduces the routing congestion which poses a big problem for fully parallel, high speed LDPC decoders. The presented 65nm ASIC implementation runs at 257 MHz and consumes an area of 12 mm2The resulting system throughput is 160 Gbit/s, it is the fastest LDPC decoder which has been published up to now. At the same time we show that extremely parallel architectures do not only increase the maximum throughput but also increase area and power efficiency in comparison to state-of-the-art decoders.
Keywords :
application specific integrated circuits; channel coding; parity check codes; ASIC; bit rate 160 Gbit/s; channel codes; error free communication; parallelism dimension; routing congestion reduction; size 65 nm; ultrahigh speed LDPC decoder; ultrahigh throughput LDPC decoding;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signal Processing Systems (SiPS), 2013 IEEE Workshop on
Conference_Location :
Taipei City
ISSN :
2162-3562
Type :
conf
DOI :
10.1109/SiPS.2013.6674497
Filename :
6674497
Link To Document :
بازگشت