DocumentCode :
649086
Title :
Partial sums generation architecture for successive cancellation decoding of polar codes
Author :
Berhault, Guillaume ; Leroux, Camille ; Jego, Christophe ; Dallet, Dominique
Author_Institution :
Inst. Polytech. de Talence, IMS Lab., Univ. of Bordeaux, Bordeaux, France
fYear :
2013
fDate :
16-18 Oct. 2013
Firstpage :
407
Lastpage :
412
Abstract :
Polar codes are a new family of error correction codes for which efficient hardware architectures have to be defined for the encoder and the decoder. Polar codes are decoded using the successive cancellation decoding algorithm that includes partial sums computations. We take advantage of the recursive structure of polar codes to introduce an efficient partial sums computation unit that can also implements the encoder. The proposed architecture is synthesized for several code-lengths in 65nm ASIC technology. The area of the resulting design is reduced up to 26% and the maximum working frequency is improved by 25%.
Keywords :
application specific integrated circuits; decoding; error correction codes; ASIC technology; error correction codes; hardware architectures; partial sums generation architecture; polar codes; recursive structure; size 65 nm; successive cancellation decoding; FEC; hardware architecture; polar codes; successive cancellation decoding;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signal Processing Systems (SiPS), 2013 IEEE Workshop on
Conference_Location :
Taipei City
ISSN :
2162-3562
Type :
conf
DOI :
10.1109/SiPS.2013.6674541
Filename :
6674541
Link To Document :
بازگشت