DocumentCode :
649284
Title :
Tradeoffs between settling time and jitter in phase locked loops
Author :
Paliwal, P. ; Laad, Priyank ; Sattineni, Mohanrao ; Gupta, Swastik
Author_Institution :
Dept. of Electr. Eng., IIT Bombay, Mumbai, India
fYear :
2013
fDate :
4-7 Aug. 2013
Firstpage :
746
Lastpage :
749
Abstract :
In most phase locked loops, an obvious trade-off exists between settling time, output jitter and power consumption. However, dependence of jitter on settling time is commonly ignored while evaluating PLL designs. In this paper, the tradeoffs between settling time and jitter is analyzed for different types of All-Digital PLLs (ADPLLs). Based on these analytical results, a Figure of Merit (FoM) for evaluating PLLs, which takes settling time into consideration, is suggested. Survey carried out over state-of-the-art PLLs indicates that the proposed FoM provides a much better trend compared to previously used FoM that does not take the settling time into account. Finally, a 2.4-GHz Direct-Digital Synthesis based AD-PLL model, which combines phase detection switching, adaptive gain and FSM based mechanism, is explored to gain simultaneous optimization of PLL performance parameters.
Keywords :
digital phase locked loops; optimisation; power consumption; timing jitter; ADPLL; FoM; adaptive gain; all-digital PLL; direct-digital synthesis; figure of merit; frequency 2.4 GHz; optimization; output jitter; phase detection switching; phase locked loops; power consumption; settling time; Figure of Merit; Jitter; PLL; Settling Time;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (MWSCAS), 2013 IEEE 56th International Midwest Symposium on
Conference_Location :
Columbus, OH
ISSN :
1548-3746
Type :
conf
DOI :
10.1109/MWSCAS.2013.6674757
Filename :
6674757
Link To Document :
بازگشت