DocumentCode :
649296
Title :
A 0.35∼6.25 GHz cognitive radio frequency synthesizer architecture
Author :
El Alaoui Ismaili, Zakaria ; Nabki, Frederic ; Ajib, Wessam ; Thibeault, Claude
Author_Institution :
Univ. du Quebec a Montreal (UQAM), Montréal, QC, Canada
fYear :
2013
fDate :
4-7 Aug. 2013
Firstpage :
796
Lastpage :
799
Abstract :
This work presents a frequency synthesizer architecture that can be used in cognitive radio applications. It generates carrier frequencies that are distributed into sixteen continuous sub-bands covering the entire supported frequency range. The proposed architecture covers a frequency range between 350 MHz and 6.25 GHz. The new architecture incorporates a voltage controlled oscillator (VCO) realized in 0.13μm CMOS technology with varactors and a switched inductor in order to achieve a simulated tuning range from 4.75 GHz to 6.25 GHz (27.3%) and from 3.25 GHz to 4.25 GHz (26.7%). The loop bandwidth of the phase locked loop (PLL) is 891 KHz whereas the switching time between bands is 5.75 ns. At 5.5 GHz, the simulated synthesizer phase noise is of -111 dBc/Hz at a 1 MHz offset frequency.
Keywords :
CMOS integrated circuits; cognitive radio; frequency synthesizers; inductors; microwave oscillators; phase locked loops; varactors; voltage-controlled oscillators; CMOS technology; PLL; VCO; cognitive radio; frequency 3.25 GHz to 4.25 GHz; frequency 300 MHz to 6.25 GHz; frequency 4.75 GHz to 6.25 GHz; frequency 891 kHz; frequency synthesizer architecture; phase locked loop; size 0.13 mum; switched inductor; synthesizer phase noise; varactors; voltage controlled oscillator;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (MWSCAS), 2013 IEEE 56th International Midwest Symposium on
Conference_Location :
Columbus, OH
ISSN :
1548-3746
Type :
conf
DOI :
10.1109/MWSCAS.2013.6674769
Filename :
6674769
Link To Document :
بازگشت