Title :
A time-to-digital converter (TDC) with a 13-bit cyclic time domain successive approximation interpolator with sub-ps-level resolution using current DAC and differential switch
Author :
Alahdab, Salim ; Mantyniemi, Antti ; Kostamovaara, J.
Author_Institution :
Dept. of Electr. & Inf. Eng., Univ. of Oulu, Oulu, Finland
Abstract :
A new architecture of the time-to-digital converter (TDC) aims at adjustable sub-ps-level resolution with high linearity in ms-level dynamic range. To achieve sub-ps-level resolution with cyclic time domain successive approximation (CTDSA) within a clock cycle, the propagation delay difference is implemented by digitally controlling both the unit load capacitors and the discharge current of the load capacitance. The proposed CTDSA achieves 610 fs resolution and ~5 ns dynamic range. The total simulated power consumption is 63.3 mW with 3 V supply. The design was simulated using a 0.35 μm CMOS process.
Keywords :
CMOS integrated circuits; capacitors; clocks; digital-analogue conversion; interpolation; power consumption; switches; CMOS process; CTDSA; TDC architecture; clock cycle; current DAC; cyclic time domain successive approximation interpolator; differential switch; discharge current; linearity; load capacitance; ms-level dynamic range; power 63.3 mW; power consumption; propagation delay difference; size 0.35 mum; sub-ps-level resolution; time-to-digital converter architecture; unit load capacitors; voltage 3 V; word length 13 bit; CMOS integrated circuits; digital-to-time converter (DTC); time digitizer; time interval measurement; time-to-digital converter (TDC);
Conference_Titel :
Circuits and Systems (MWSCAS), 2013 IEEE 56th International Midwest Symposium on
Conference_Location :
Columbus, OH
DOI :
10.1109/MWSCAS.2013.6674777