DocumentCode :
649334
Title :
High throughput architecture for low density parity check (LDPC) encoder
Author :
Anggraeni, Silvia ; Hussin, Fawnizu Azmadi ; Jeoti, Varun
Author_Institution :
Electr. & Electron. Eng. Dept., Univ. Teknol. PETRONAS, Tronoh, Malaysia
fYear :
2013
fDate :
4-7 Aug. 2013
Firstpage :
948
Lastpage :
951
Abstract :
This paper proposes a bit-wise matrix-vector multiplication in the optimization of a proposed low density parity check (LDPC) encoder. Investigation of this proposed architecture is done by implementing five code lengths using one IEEE 802.16e standard code rate. It is shown that the proposed architecture outperforms other works in terms of information throughput ranging from 0.235 to 8.83 times higher. In term of ratio of throughput per area, the proposed method exceeds other works in the range of 1.19 to 6.54 times higher.
Keywords :
IEEE standards; matrix algebra; optimisation; parity check codes; vectors; IEEE 802.16e standard code rate; LDPC encoder; bit-wise matrix-vector multiplication; low density parity check encoder; optimization;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (MWSCAS), 2013 IEEE 56th International Midwest Symposium on
Conference_Location :
Columbus, OH
ISSN :
1548-3746
Type :
conf
DOI :
10.1109/MWSCAS.2013.6674807
Filename :
6674807
Link To Document :
بازگشت