DocumentCode :
649395
Title :
Additive Hough Transform on embedded computing platforms
Author :
Sinha, Shantanu S. ; Satzoda, Ravi Kumar ; Suchitra, S. ; Srikanthan, Thambipillai
Author_Institution :
Indian Inst. of Technol. Bombay, Mumbai, India
fYear :
2013
fDate :
4-7 Aug. 2013
Firstpage :
1196
Lastpage :
1199
Abstract :
The Hough Transform (HT) is one of the most widely used feature extraction techniques in real-time applications, like lane departure warning, surveillance etc. Most existing HT implementations are serial in nature, resulting in high computation time. Recently, we proposed the Additive Hough Transform (AHT), which achieves angle and block level parallelism in HT computation. In this paper, we evaluate the performance gains offered by AHT in both serial and parallel configurations by implementing it on different computing platforms such as multicore processors, GPUs and FPGAs. It is shown that AHT offers significant performance gains over existing implementations of the HT in both serial and parallel configurations on a wide range of embedded platforms.
Keywords :
Hough transforms; embedded systems; feature extraction; parallel processing; AHT; HT computation; additive Hough transform; angle level parallelism; block level parallelism; embedded computing platforms; feature extraction techniques; real-time applications;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (MWSCAS), 2013 IEEE 56th International Midwest Symposium on
Conference_Location :
Columbus, OH
ISSN :
1548-3746
Type :
conf
DOI :
10.1109/MWSCAS.2013.6674868
Filename :
6674868
Link To Document :
بازگشت