DocumentCode :
649396
Title :
A FPGA based prototype verification in automotive mixed signal integrated circuit development
Author :
Fei Gong ; Vaidya, Mahesh ; Kora, Rishvanth ; Harshbarger, Daniel ; Ulery, Brad ; Meyer, Wolfgang
Author_Institution :
Cummins Electron., Cummins Inc., Columbus, IN, USA
fYear :
2013
fDate :
4-7 Aug. 2013
Firstpage :
1200
Lastpage :
1203
Abstract :
This paper proposes an improved ASIC design flow for the automotive ASIC development. Using a FPGA based hardware prototype verification step, the improved design flow enables the test of entire design in a running automotive module with different operating conditions, helps to find out issues before the tape out. The proposed design flow can largely increase the confidence level in the tape out, decrease the development time, reduce the risk of multiple re-spin cycles, and lead to a better cost efficiency in the automotive ASIC development. A diesel engine driver circuit design example is used to explain this proposed design flow. The prototype test setting and measurement results are also presented.
Keywords :
automotive electronics; diesel engines; driver circuits; field programmable gate arrays; integrated circuit design; logic design; mixed analogue-digital integrated circuits; ASIC design flow; FPGA based hardware prototype verification step; automotive ASIC development; automotive mixed signal integrated circuit development; automotive module; confidence level; cost efficiency; development time; diesel engine driver circuit design example; multiple re-spin cycles; operating conditions; tape out;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (MWSCAS), 2013 IEEE 56th International Midwest Symposium on
Conference_Location :
Columbus, OH
ISSN :
1548-3746
Type :
conf
DOI :
10.1109/MWSCAS.2013.6674869
Filename :
6674869
Link To Document :
بازگشت