Title :
Co-design of multicore architectures and microfluidic cooling for 3D stacked ICs
Author :
Zhimin Wan ; He Xiao ; Joshi, Yash ; Yalamanchili, Sudhakar
Author_Institution :
Georgia Inst. of Technol., Atlanta, GA, USA
Abstract :
In this paper, we investigate the co-design of multicore architectures and microfluidic cooling for 3D stacked ICs. The architecture is a 16 core, x86 multicore die stacked with a second die hosting an L2 SRAM cache. First, a multicore x86 compatible cycle-level microarchitecture simulator was constructed and integrated with physical power models. The simulator executes benchmark programs to create power traces that drive thermal analysis. Second, the thermal characteristics under liquid cooling were investigated using a compact thermal model. Four alternative packaging organizations were studied and compared. Greatest overall temperature reduction is achieved under a given pumping power, with two tiers and two microgaps with the high power dissipation tier on the top. Third, an optimization of the pin fin parameters including the diameter, height, and longitudinal and transversal spacing was performed. This optimization is shown to achieve up to 40% improvement in energy/instruction and significant reductions in leakage power.
Keywords :
SRAM chips; cache storage; cooling; integrated circuit design; microfluidics; optimisation; three-dimensional integrated circuits; 3D stacked IC; L2 SRAM cache; compact thermal model; cycle-level microarchitecture simulator; microfluidic cooling; microgaps; multicore architecture codesign; optimization; physical power models; pin fin parameters; power dissipation; temperature reduction; thermal analysis; under liquid cooling;
Conference_Titel :
Thermal Investigations of ICs and Systems (THERMINIC), 2013 19th International Workshop on
Conference_Location :
Berlin
Print_ISBN :
978-1-4799-2271-0
DOI :
10.1109/THERMINIC.2013.6675182