DocumentCode :
649573
Title :
Prefetching across a shared memory tree within a Network-on-Chip architecture
Author :
Garside, Jim ; Audsley, Neil C.
Author_Institution :
Dept. of Comput. Sci., Univ. of York, York, UK
fYear :
2013
fDate :
23-24 Oct. 2013
Firstpage :
1
Lastpage :
4
Abstract :
Within Network-on-Chip architectures the sharing of external memory by many CPUs provides a key challenge within the design in order that memory latencies do not dominate overall performance. Within this paper, we propose and evaluate a stream based prefetch unit within a NoC architecture that utilises a separate shared memory tree to provide access to external memory from each CPU tile. The paper shows that prefetching is an appropriate architectural technique within NoCs, enabling better system performance.
Keywords :
network-on-chip; shared memory systems; CPU; NoC architecture; external memory sharing; network-on-chip architecture; shared memory tree; stream based prefetch unit;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
System on Chip (SoC), 2013 International Symposium on
Conference_Location :
Tampere
Type :
conf
DOI :
10.1109/ISSoC.2013.6675268
Filename :
6675268
Link To Document :
بازگشت