DocumentCode :
649910
Title :
Design of high speed and low power new reconfigurable fir filter for DSP applications
Author :
Sendhilkumar, N.C. ; Logashanmugam, E.
Author_Institution :
St. Peter´s Univ., Chennai, India
fYear :
2013
fDate :
3-3 July 2013
Firstpage :
181
Lastpage :
183
Abstract :
This paper presents an architectural approach to the design of Low power and high speed Reconfigurable finite impulse response (FIR) filter. FIR digital filters are used in DSP by the virtue of its, linear phase, fewer finite precision error, stability and efficient implementation. In the proposed architecture, we are introduced pipeline Technique to obtain the high speed. So the proposed architectures offer Low power and high speed compared to the best existing reconfigurable FIR filter implementations in the literature and the proposed architectures have been implemented and tested on Spartan-3 xc3s200-5pq208 field-programmable gate array (FPGA) and synthesized.
Keywords :
FIR filters; digital signal processing chips; field programmable gate arrays; low-power electronics; DSP applications; FIR digital filters; FPGA; Spartan-3 xc3s200-5pq208; field-programmable gate array; finite impulse response filter; finite precision error; high speed filter; linear phase; low power filter; reconfigurable FIR filter; stability; Channelizer FIR filter; Reconfigurability; high speed filter;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Current Trends in Engineering and Technology (ICCTET), 2013 International Conference on
Conference_Location :
Coimbatore
Print_ISBN :
978-1-4799-2583-4
Type :
conf
DOI :
10.1109/ICCTET.2013.6675940
Filename :
6675940
Link To Document :
بازگشت