Title :
90nm CMOS Low Power Multimodulus 32/33/39/40/47/48 Prescaler with METSPC Based Logic
Author :
Zackriya, V. Mohammed ; Kittur, Harish M.
Author_Institution :
Sch. of Electron. Eng., VIT Univ., Vellore, India
Abstract :
The prescaler is primarily used in phased locked loop (PLL) to generate higher reference frequency for the loop, which supplies more samples per unit time to the phase detector to attain better frequency stability. This paper is first to present a Modified Extended True Single Phase Clock (METSPC) based 2/3 prescaler design. The METSPC-FF is fully investigated across all the process corners for power consumption and delay along with its functionality for GHz operations. Both ETSPC and METSPC are compared to find that the PDP of METSPC is 64.96% better than ETSPC. Thus using METSPC enhances the operating performance of the prescaler. A multimodulus 32/33/39/40/47/48 prescaler is proposed and its operation is verified over all PVT variations with a max. frequency of 6GHz. Simulation is performed in TSMC 90 nm technology using CADENCE SPECTRE simulator at supply voltage of 1.1V.
Keywords :
CMOS logic circuits; clocks; low-power electronics; power consumption; prescalers; 2/3 prescaler design; CADENCE SPECTRE simulator; CMOS; METSPC based logic; METSPC-FF; PDP; PLL; PVT variations; TSMC technology; frequency 6 GHz; frequency stability; low power multimodulus 32/33/39/40/47/48 prescaler; modified extended true single phase clock; phase detector; phased locked loop; power consumption; reference frequency; size 90 nm; voltage 1.1 V; CMOS integrated circuits; Clocks; Educational institutions; Frequency conversion; Logic gates; Power demand; Transistors; 2/3 prescaler; ETSPC; METSPC; PDP; dual-modulus prescaler; multimodulus 32/33/39/40/47/48 prescaler;
Conference_Titel :
Advances in Computing and Communications (ICACC), 2013 Third International Conference on
Conference_Location :
Cochin
DOI :
10.1109/ICACC.2013.102