Title :
MIRID: Mixed-Mode IR-Drop Induced Delay Simulator
Author :
Jiang, Jianliang ; Aparicio, M. ; Comte, M. ; Azais, F. ; Renovell, M. ; Polian, I.
Author_Institution :
Fac. of Comp. Sci. & Math., Univ. of Passau, Passau, Germany
Abstract :
IR-drop effects are increasingly relevant in context of both design and test. We introduce the event-driven simulator MIRID that calculates the impact of IR-drop to the circuit timing. MIRID performs the simulation on two abstraction levels: timing effects in the gate-level net-list, current and voltage waveform propagation in the electrical model of the power-distribution network (PDN). Switching events at the logic gates are forwarded to the electrical model, where induced currents and their impact on the neighboring PDN nodes are computed. From this information, values of voltages at the Vdd and ground terminals of logic gates are determined, which in turn are used to calculate accurate switching delays of the gates. MIRID supports a generic interface to electrical models, allowing for a seamless integration of arbitrary models of PDN and gate timing. We report experiments based on a simple PDN model that was introduced previously and incorporates a pre-characterized library. The simulation accuracy is validated by matching the results from MIRID and SPICE.
Keywords :
delays; logic design; logic gates; logic simulation; mixed analogue-digital integrated circuits; IR-drop effects; MIRID event driven simulator; PDN model; SPICE; arbitrary models; circuit timing; electrical model; gate-level net-list; logic gates; mixed-mode IR-drop induced delay simulator; power distribution network; switching delays; switching events; timing effects; Delays; Integrated circuit modeling; Logic gates; Noise; Power supplies; SPICE; Switches; Digital CMOS IC; IR-drop; Power Noise; Simulation; Test;
Conference_Titel :
Test Symposium (ATS), 2013 22nd Asian
Conference_Location :
Jiaosi Township
DOI :
10.1109/ATS.2013.41