Title :
Single Test Clock with Programmable Clock Enable Constraints for Multi-clock Domain SoC ATPG Testing
Author_Institution :
IC Design Dept., Altera Corp. (M) Sdn Bhd, Nibong Tebal, Malaysia
Abstract :
This paper proposes a method to enable single test clock in testing multi-clock domain design. Clock gating DFT is added to allow selecting clocking per clock domain basis. Selecting clocking scheme is further controlled by analyzing independent and synchronous clock group, translating clock group information into virtual circuit to guide ATPG generation process. The proposed solution enables fewer ATPG generation iteration which helps to reduce test pattern count and optimize ATPG run time.
Keywords :
automatic test pattern generation; clocks; design for testability; integrated circuit design; integrated circuit testing; system-on-chip; ATPG generation iteration; ATPG generation process; ATPG run time; clock gating DFT; multiclock domain SoC ATPG testing; multiclock domain design; programmable clock; selecting clocking per clock domain basis; selecting clocking scheme; single test clock; synchronous clock group; test pattern count; translating clock group information; virtual circuit; Automatic test pattern generation; Clocks; Discrete Fourier transforms; Synchronization; System-on-chip; ATPG; DFT; clock domain; clock gating; virtual circuit;
Conference_Titel :
Test Symposium (ATS), 2013 22nd Asian
Conference_Location :
Jiaosi Township
DOI :
10.1109/ATS.2013.44