DocumentCode :
658577
Title :
A Die Selection and Matching Method with Two Stages for Yield Enhancement of 3-D Memories
Author :
Wooheon Kang ; Changwook Lee ; Keewon Cho ; Sungho Kang
Author_Institution :
Dept. of Electr. Eng., Yonsei Univ., Seoul, South Korea
fYear :
2013
fDate :
18-21 Nov. 2013
Firstpage :
301
Lastpage :
306
Abstract :
Three-dimensional (3-D) memories using through-silicon-vias (TSVs) as vertical buses across memory layers has regarded as one of 3-D integrated circuits (ICs) technology. The memory dies to stack together in a 3-D memory are selected by a die selection method. In order to improve yield of 3-D memories, redundancy sharing between inter-die using TSVs is an effective strategy. With the redundancy sharing strategy, the bad memory dies can become good 3-D memories through matching the good memory dies. To support die selection and matching efficiently, a novel redundancy analysis (RA) algorithm, which considers various repair solutions, is proposed. Because the repair solutions can be various, the proposed die selection and matching is performed with two stages; general die selection and matching method in the first stage and re-matched remained memory dies, after the first stage, applying other repair solutions in the second stage. Thus, the proposed die selection and matching algorithm using the proposed RA algorithm can improve yield of 3-D memories. The experimental results show that the proposed die selection and matching method can achieve higher yield of 3-D memories than that of the previous state-of-the-art the die selection and matching methods.
Keywords :
integrated circuit yield; random-access storage; three-dimensional integrated circuits; 3D integrated circuits; 3D memories; TSV; die matching; die selection; memory layers; redundancy analysis; redundancy sharing; through-silicon-via; vertical buses; yield enhancement; Algorithm design and analysis; Circuit faults; Maintenance engineering; Memory management; Random access memory; Redundancy; Through-silicon vias; 3-D integrated circuit (IC); 3-D random access memory (RAM); Yield improvement; memory repair; through-silicon-via (TSV);
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Symposium (ATS), 2013 22nd Asian
Conference_Location :
Jiaosi Township
ISSN :
1081-7735
Type :
conf
DOI :
10.1109/ATS.2013.62
Filename :
6690658
Link To Document :
بازگشت