DocumentCode :
658957
Title :
A 67dB DR 50MHz BW CT Delta Sigma modulator achieving 207 fJ/conv
Author :
Kauffman, John G. ; Chao Chu ; Becker, Jurgen ; Ortmanns, Maurits
Author_Institution :
Inst. of Microelectron., Univ. of Ulm, Ulm, Germany
fYear :
2013
fDate :
11-13 Nov. 2013
Firstpage :
401
Lastpage :
404
Abstract :
This paper presents a third order continuous time Delta Sigma modulator with a 4 bit internal quantizer sampling at 1GHz using an oversampling ratio of 10. Since dynamic element matching is ineffective at low oversampling and difficult to design within the loop at high sampling rates, a DAC linearization can be used in the digital domain to correct for non-linearities of DAC1. The presented modulator has been realized in a 1.2V, 90nm CMOS process and achieves an SNDR of 61.7 dB, DR of 67dB and an SFDR of 72dB within a 50MHz bandwidth. Overall, the modulator achieves a figure of merit of 207 fJ/conv.
Keywords :
delta-sigma modulation; BW CT delta sigma modulator; DAC linearization; bandwidth 50 MHz; digital domain; dynamic element matching; frequency 1 GHz; internal quantizer; size 90 nm; third order continuous time delta sigma modulator; voltage 1.2 V; word length 4 bit; Bandwidth; Clocks; Conferences; Delays; Feedforward neural networks; Modulation; Solid state circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference (A-SSCC), 2013 IEEE Asian
Conference_Location :
Singapore
Print_ISBN :
978-1-4799-0277-4
Type :
conf
DOI :
10.1109/ASSCC.2013.6691067
Filename :
6691067
Link To Document :
بازگشت