DocumentCode :
659033
Title :
A disturb-alleviation scheme for 3D flash memory
Author :
Yu-Ming Chang ; Yuan-Hao Chang ; Tei-Wei Kuo ; Hsiang-Pang Li ; Yung-Chun Li
Author_Institution :
Emerging Syst. Lab., Macronix Int. Co., Ltd., Hsinchu, Taiwan
fYear :
2013
fDate :
18-21 Nov. 2013
Firstpage :
421
Lastpage :
428
Abstract :
Even though 3D flash memory presents a grand opportunity for huge-capacity non-volatile memory, it suffers from serious program disturb problems. Different from the past efforts in error correction codes or the work in trading the space utilization with reliability, we propose a disturb-alleviation scheme that can alleviate the negative effects caused by program disturb, especially inside a block, without introducing extra overheads on encoding or storing of extra redundant data. In particular, a methodology is proposed to reduce the data error rate by distributing unavoidable disturb errors over the flash-memory space of invalid data, with the considerations of the physical organization of 3D flash memory. A series of experiments was conducted based on real multi-layer 3D flash chips, and it showed that the proposed scheme could significantly enhance the reliability of 3D flash memory.
Keywords :
error correction codes; flash memories; semiconductor device reliability; 3D flash memory reliability; data error rate; disturb-alleviation scheme; error correction codes; flash-memory space; huge-capacity nonvolatile memory; multilayer 3D flash chips; program disturb; Ash; Logic gates; Memory; Reliability engineering; Resource management; Three-dimensional displays;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer-Aided Design (ICCAD), 2013 IEEE/ACM International Conference on
Conference_Location :
San Jose, CA
ISSN :
1092-3152
Type :
conf
DOI :
10.1109/ICCAD.2013.6691152
Filename :
6691152
Link To Document :
بازگشت