• DocumentCode
    659077
  • Title

    Dynamic bandwidth scaling for embedded DSPs with 3D-stacked DRAM and wide I/Os

  • Author

    Chang, D.W. ; Young Hoon Son ; Jung Ho Ahn ; Hoyoung Kim ; Minwook Ahn ; Schulte, M.J. ; Nam Sung Kim

  • Author_Institution
    Dept. of Electr. & Comput. Eng., Univ. of Wisconsin - Madison, Madison, WI, USA
  • fYear
    2013
  • fDate
    18-21 Nov. 2013
  • Firstpage
    747
  • Lastpage
    754
  • Abstract
    3D main memory is an emerging technology that stacks DRAM dies underneath the processor die using through-silicon vias (TSVs). Prior studies assumed that such technology would decrease main memory access latency by 45% to 60%, while also allowing designers to increase main memory bandwidth. Although the latter is true, it was recently shown that the latency savings of 3D main memory is only 6.3%. In this paper, we first analyze memory latency reduction opportunities in a 3D main memory system with Wide I/O by taking better advantage of 3D integration technology and quantify their benefit. Specifically, redesigning the DRAM to memory controller synchronizers and placing the address, command, and data pads closer to the DRAM banks can decrease 3D main memory latency by 24.7%. We show that current 3D DRAM with Wide I/O can increase the geometric mean performance of an embedded processor that is similar to a Texas instrument C67x DSP by 9.7% (and up to 23.3%). Second, we observe that 3D DRAM with Wide IO can increase average system energy consumption of energy-constrained embedded DSPs by 2.6% (and up to 8.9%). To improve I/O energy efficiency, we propose to dynamically scale memory bandwidth (i.e. the I/O width) at runtime based on an application´s program phases. Our dynamic bandwidth scaling algorithms increase average performance by 6.6% while increasing average energy consumption by only 0.5%.
  • Keywords
    DRAM chips; digital signal processing chips; embedded systems; energy consumption; three-dimensional integrated circuits; 3D integration technology; 3D main memory; 3D-stacked DRAM; DRAM dies; TSV; Texas instrument C674 DSP; average system consumption; dynamic bandwidth scaling algorithms; embedded processor; energy consumption; energy-constrained embedded DSP; main memory access latency; memory controller synchronizers; processor die; through-silicon vias; wide IO; Bandwidth; Benchmark testing; Digital signal processing; Heuristic algorithms; Memory management; Random access memory; Three-dimensional displays;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Computer-Aided Design (ICCAD), 2013 IEEE/ACM International Conference on
  • Conference_Location
    San Jose, CA
  • ISSN
    1092-3152
  • Type

    conf

  • DOI
    10.1109/ICCAD.2013.6691198
  • Filename
    6691198