Title :
Smart Reliable Network-on-Chip
Author :
Killian, Cedric ; Tanougast, Camel ; Monteiro, Fabrice ; Dandache, A.
Author_Institution :
Lorraine Univ., Metz, France
Abstract :
In this paper, we present a new network-on-chip (NoC) that handles accurate localizations of the faulty parts of the NoC. The proposed NoC is based on new error detection mechanisms suitable for dynamic NoCs, where the number and position of processor elements or faulty blocks vary during runtime. Indeed, we propose online detection of data packet and adaptive routing algorithm errors. Both presented mechanisms are able to distinguish permanent and transient errors and localize accurately the position of the faulty blocks (data bus, input port, output port) in the NoC routers, while preserving the throughput, the network load, and the data packet latency. We provide localization capacity analysis of the presented mechanisms, NoC performance evaluations, and field-programmable gate array synthesis.
Keywords :
field programmable gate arrays; integrated circuit reliability; network-on-chip; NoC routers; adaptive routing algorithm errors; data bus; data packet latency; error detection; field-programmable gate array synthesis; input port; localization capacity analysis; online detection; output port; smart reliable network-on-chip; Availability; Error correction codes; Heuristic algorithms; IP networks; Ports (Computers); Routing; Adaptive algorithm; dynamic reconfiguration; network-on-chip (NoC); reliability;
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
DOI :
10.1109/TVLSI.2013.2240324