Title :
Simulation of charge-trapping effect on floating gate Si/Ge/Si quantum dots MOSFET memory with high-к tunnel oxide
Author :
Aji, Adha Sukma ; Darma, Yudi
Author_Institution :
Dept. of Phys., Insititut Teknol. Bandung, Bandung, Indonesia
Abstract :
In this paper, we report the simulation of floating gate MOSFET memory consists of Si/Ge/Si quantum dots for electronics storage nodes with high-k material as the tunnel oxide. Heterostructure quantum dot was proposed to maintain the good memory performance without losing the long retention characteristic. By replacing the SiO2 tunnel oxide with high-k material such as HfO2, ZrO2, and Y2O3 the leakage current due to the shrinkage of tunnel oxide thickness can be suppressed by the factor of 10 for the EOT lower than ~1nm. Here, the charge-trapping that generated by the defect at high-k material interface are fully considered. We found that the charge-trapping significantly affects the retention time and memory performance. By increasing the trapping depth and width, the memory operation performance markedly decline. Furthermore, as predicted, the retention time increase by taking accounts this charge-trapping.
Keywords :
Ge-Si alloys; MOSFET; high-k dielectric thin films; quantum dots; EOT; Si-Ge-Si; charge-trapping effect; electronics storage nodes; floating gate quantum dots MOSFET memory; heterostructure quantum dot; high-k material interface; high-k tunnel oxide; leakage current; memory operation performance; retention time; Charge carrier processes; Leakage currents; Quantum dots; Silicon; Tunneling; Writing; charge trap; high-к material; memory devices; quantum dot; simulation;
Conference_Titel :
Instrumentation, Communications, Information Technology, and Biomedical Engineering (ICICI-BME), 2013 3rd International Conference on
Conference_Location :
Bandung
Print_ISBN :
978-1-4799-1649-8
DOI :
10.1109/ICICI-BME.2013.6698506