DocumentCode :
665674
Title :
Anti-counterfeit Integrated Circuits using fuse and tamper-resistant time-stamp circuitry
Author :
Desai, Aditya R. ; Ganta, D. ; Hsiao, Michael S. ; Nazhandali, Leyla ; Chao Wang ; Hall, Sebastian
Author_Institution :
Dept. of Electr. & Comput. Eng., Virginia Tech, Blacksburg, VA, USA
fYear :
2013
fDate :
12-14 Nov. 2013
Firstpage :
480
Lastpage :
485
Abstract :
Counterfeit Integrated Circuits (ICs) have become an important security issue in recent years, in which counterfeit ICs that perform incorrectly or sub-par to the expected can lead to catastrophic consequences in safety and/or mission-critical applications, in addition to the tremendous economic toll they incur to the semiconductor industry. In this paper, we propose two novel methods to validate the authenticity of ICs. First, a fuse with a charge pump is proposed to serve as a “seal” for the IC, in which any functional use will break the seal, and the broken seal is extremely hard to replace. Second, a novel time-stamp is proposed that can provide the date at which the IC was manufactured. The time-stamp circuitry is constructed using a Linear-Feedback Shift-Register (LFSR) such that any small change to the circuit would result in an entirely different date either in a distant past or future, beyond the lifetime of a typical IC. Furthermore, we propose a second layer of tamper resistance to the time-stamp circuit to make it even more difficult to modify. Results show that with about 8.8% area overhead in AES implementation, the adversary requires more than 10118 different trials to successfully tamper time-stamp circuit. These techniques are easy to implement and embed into the circuit using todays technologies, while extremely difficult to modify or tamper with by the adversary. Finally, the method can be combined with additional hardware to detect malicious alteration made in the circuit.
Keywords :
integrated circuit testing; shift registers; AES implementation; anti-counterfeit integrated circuits; charge pump; fuse time-stamp circuitry; linear-feedback shift-register; malicious alteration; tamper-resistant time-stamp circuitry; Charge pumps; Fuses; Hardware; Integrated circuits; Resistance; Seals;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Technologies for Homeland Security (HST), 2013 IEEE International Conference on
Conference_Location :
Waltham, MA
Print_ISBN :
978-1-4799-3963-3
Type :
conf
DOI :
10.1109/THS.2013.6699051
Filename :
6699051
Link To Document :
بازگشت