Title :
The sampling theorem in Pi and lambda digital frequency dividers
Author :
Calosso, Claudio E. ; Rubiola, Enrico
Author_Institution :
Div. of Opt., INRIM, Turin, Italy
Abstract :
It is a common belief that a noise-free frequency divider by D scales down the input phase by a factor of 1/D, thus the phase-noise power spectral density (PSD) by 1/D2. We prove that the behavior described does not apply to digital dividers. Instead, the digital divider scales the white phase-noise PSD down by 1/D. Phase downsampling and aliasing, inherent in digital frequency division, is the reason. However the 1/D2 law holds asymptotically for flicker, where the aliases can be neglected. We propose a new de-aliased divider, which scales the input phase-noise PSD by approximately 1/D2. The scheme is surprisingly simple and suitable to CPLD and FPGA implementation.
Keywords :
field programmable gate arrays; flicker noise; frequency dividers; phase noise; programmable logic devices; sampling methods; 1-D factor; 1-D2 law; CPLD; FPGA; PSD; Pi digital frequency divider; flicker; lambda digital frequency divider; noise-free frequency divider; phase downsampling theorem; phase-noise power spectral density; white phase-noise PSD; 1f noise; Bandwidth; Clocks; Frequency conversion; Phase noise; White noise; aliasing; digital frequency divider; flicker; phase noise; white noise;
Conference_Titel :
European Frequency and Time Forum & International Frequency Control Symposium (EFTF/IFC), 2013 Joint
Conference_Location :
Prague
DOI :
10.1109/EFTF-IFC.2013.6702256