DocumentCode :
667984
Title :
Layout dependent synthesis for manufacturing costs optimized 3D integrated systems
Author :
Heinig, A.
Author_Institution :
EAS, Fraunhofer Inst. for Integrated Syst. (IIS), Dresden, Germany
fYear :
2013
fDate :
2-4 Oct. 2013
Firstpage :
1
Lastpage :
6
Abstract :
3D integration opens up entirely new perspectives in chip development, such as integration of different technologies in a stack with smaller form factor as with classical board design. It enables also the partitioning of large SOC designs into a stack with two or more dies. If the resulting 3D-System is optimized, its costs can be smaller than the costs for the manufacturing of the corresponding 2D-System. In this paper a new layout dependent synthesis method for manufacturing costs optimized 3D integrated systems is introduced. As its major part a 3D synthesis optimization method algorithm which used layout information from a floorplanner is presented. The flow was tested on a VLIW processor design, which demonstrates a cost reduction by 3D implementation.
Keywords :
optimisation; system-on-chip; three-dimensional integrated circuits; SOC designs; VLIW processor design; layout dependent synthesis; manufacturing costs optimized 3D integrated systems; Cost function; Layout; Standards; Three-dimensional displays; Through-silicon vias; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
3D Systems Integration Conference (3DIC), 2013 IEEE International
Conference_Location :
San Francisco, CA
Type :
conf
DOI :
10.1109/3DIC.2013.6702349
Filename :
6702349
Link To Document :
بازگشت