Title :
A study on wafer level TSV build-up integration method
Author :
Jae Hak Lee ; Hyoung Joon Kim ; Jun-Yeob Song ; Chang Woo Lee ; Tae Ho Ha
Author_Institution :
Dept. of Ultra Precision Machines & Syst., Korea Inst. of Machinery & Mater. (KIMM), Daejeon, South Korea
Abstract :
TSV (Through-Silicon Via) 3D packaging technology has been and continues to be investigated by many of the semiconductor manufacturer and research institute as a practical way to achieve higher performance and smaller form factors. Compared with conventional 2D packaging, this can increase packing density and reduce power consumption dramatically because of shorter interconnection by vertical directional stacking. So far 3D stacking technology based on W2W bonding has developed widely such as 3D Image sensor and 3D stacking memory because it has the advantage of easier alignment and higher throughput compared with chip-to-chip bonding. However, the wafer level 3D stacking method can be only applicable to products with high production yield because overall yield of 3D stacking chips depends on the yield of multiple stacked layers. In this paper, we suggested wafer level build-up stacking process using oxide bonding and molten metal filling newly, which temporary bonding process is unnecessary and demonstrated it through experiments. Thermal stress analysis was carried out to compare the structural reliability between conventional TSV and the proposed TSV model. The simulation results indicate that the proposed TSV model is more reliable than the conventional model with respect to stress in the stack chip.
Keywords :
integrated circuit bonding; integrated circuit modelling; integrated circuit packaging; integrated circuit yield; thermal analysis; three-dimensional integrated circuits; 2D packaging; 3D image sensor; 3D stacking chips; 3D stacking memory; 3D stacking technology; TSV model; W2W bonding; bonding process; chip-to-chip bonding; form factors; molten metal filling; oxide bonding; packing density; power consumption; production yield; semiconductor manufacturer; stacked layers; structural reliability; thermal stress analysis; through-silicon via 3D packaging technology; vertical directional stacking; wafer level 3D stacking method; wafer level TSV build-up integration method; Bonding; Silicon; Stacking; Stress; Three-dimensional displays; Through-silicon vias; Build-up; Oxide bonding; TSV; Wafer level;
Conference_Titel :
3D Systems Integration Conference (3DIC), 2013 IEEE International
Conference_Location :
San Francisco, CA
DOI :
10.1109/3DIC.2013.6702355