DocumentCode :
670586
Title :
Standard definition ANPR system on FPGA and an approach to extend it to HD
Author :
Xiaojun Zhai ; Bensaali, Faycal
Author_Institution :
Sch. of Comput. Sci. & Electron. Eng., Univ. of Essex, Colchester, UK
fYear :
2013
fDate :
17-20 Nov. 2013
Firstpage :
214
Lastpage :
219
Abstract :
Automatic Number Plate Recognition (ANPR) system becomes an important research topic in Intelligent Transportation systems (ITS). More recently, high-definition (HD) cameras are used for providing better performance in ANPR system. However, most known approaches for standard definition (SD) number plate localisation (NPL) are not suitable for real-time HD image processing as the real-time requirement cannot be met due to the computationally intensive cost of localising the number plate. In this paper, a solution to link previously designed architectures for NPL, character segmentation and character recognition in a SD ANPR system is first described. The system is to be implemented on a single stand-alone FPGA-based processing unit. An approach to extend the SD ANPR system to HD ANPR system without significantly increasing the computational cost is then introduced.
Keywords :
character recognition; field programmable gate arrays; image processing; image segmentation; ANPR system; FPGA-based processing unit; automatic number plate recognition system; character recognition; character segmentation; high-definition cameras; intelligent transportation systems; real-time HD image processing; standard definition number plate localisation; Character recognition; Clocks; Computer architecture; Field programmable gate arrays; High definition video; Optical character recognition software; Random access memory; ANPR; FPGA; High Dfinition Number Plate Localisation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
GCC Conference and Exhibition (GCC), 2013 7th IEEE
Conference_Location :
Doha
Print_ISBN :
978-1-4799-0722-9
Type :
conf
DOI :
10.1109/IEEEGCC.2013.6705778
Filename :
6705778
Link To Document :
بازگشت