DocumentCode :
671057
Title :
Multiple target performance evaluation model for HD video encoder VLSI architecture design
Author :
Haibing Yin ; Shizhong Li ; Hongqi Hu
Author_Institution :
Electron. Eng. Dept., China Jiliang Univ., Hangzhou, China
fYear :
2013
fDate :
17-20 Nov. 2013
Firstpage :
1
Lastpage :
4
Abstract :
FPGA and ASIC are suitable platforms for high definition video encoder implementation. Efficient video encoder VLSI architecture design suffers from several challenges and multiple target performance trade-off. Algorithm and hardware architecture are supposed to be jointly designed for multiple target performance trade-off. How to evaluate the performance, accounting for multiple target performance parameters, is one important problem for algorithm and architecture joint design. In this paper, we propose measure methods for multiple target performance parameters for VLSI architecture design, and then propose a novel multiple-target performance evaluation model. The performances of the prevalent H.264/AVC encoder architectures are evaluated with the proposed model. This work is meaningful for algorithm and architecture joint optimization.
Keywords :
VLSI; application specific integrated circuits; field programmable gate arrays; logic design; video codecs; ASIC; FPGA; H.264/AVC encoder architectures; HD video encoder; VLSI architecture design; hardware architecture; high definition video encoder implementation; multiple target performance evaluation model; CMOS integrated circuits; Computer architecture; High definition video; Performance evaluation; Power dissipation; Very large scale integration; Video coding;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Visual Communications and Image Processing (VCIP), 2013
Conference_Location :
Kuching
Print_ISBN :
978-1-4799-0288-0
Type :
conf
DOI :
10.1109/VCIP.2013.6706350
Filename :
6706350
Link To Document :
بازگشت