Title :
HEVC interpolation filter architecture for quad full HD decoding
Author :
Chao-Tsung Huang ; Juvekar, C. ; Tikekar, Mehul ; Chandrakasan, Anantha P.
Author_Institution :
Dept. of Electr. Eng., Nat. Tsing Hua Univ., Hsinchu, Taiwan
Abstract :
In this paper, an area-efficient and high-throughput interpolation filter architecture is presented for the latest video coding standard, High Efficiency Video Coding. A unified filter design is first proposed for the 8-tap luma and 4-tap chroma filters to optimize area, which uses only 13 adders. And a 2D filter architecture is then devised with an adaptive scheduling which supports all symmetric prediction partitions with a throughput of at least two samples/cycle. Experimental results also show that this architecture can achieve 2.58 samples/cycle on the average. The total gate count is 45.2k when synthesized at 200MHz with 40nm process, and the corresponding performance can support at least 3840×2160 videos at 30 fps.
Keywords :
filters; interpolation; video coding; 2D filter architecture; 4 tap chroma filters; 8 tap luma filters; HEVC interpolation filter architecture; adaptive scheduling; area efficient interpolation filter architecture; frequency 200 MHz; high efficiency video coding; high throughput interpolation filter architecture; quad full HD decoding; size 40 nm; unified filter design; video coding standard; Adders; Bidirectional control; Complexity theory; Encoding; Logic gates; Throughput; Video coding; HEVC; Interpolation filter; VLSI;
Conference_Titel :
Visual Communications and Image Processing (VCIP), 2013
Conference_Location :
Kuching
Print_ISBN :
978-1-4799-0288-0
DOI :
10.1109/VCIP.2013.6706371