DocumentCode :
67162
Title :
High-speed two-step single-slope ADC using multi-sampling with partial conversion
Author :
Jong-Boo Kim ; Seong-Kwan Hong ; Oh-Kyong Kwon
Author_Institution :
Dept. of Electron. Eng., Hanyang Univ., Seoul, South Korea
Volume :
51
Issue :
4
fYear :
2015
fDate :
2 19 2015
Firstpage :
325
Lastpage :
327
Abstract :
A multi-sampling method with partial conversion for a low-noise and high-speed analogue-to-digital converter (ADC) is proposed. The proposed multi-sampling method divides the total bits of an ADC into upper and lower bits, and only repeats the lower bit conversion using the two-step ADC architecture. This partial conversion decreases the A/D conversion time, along with noise reduction by multi-sampling. The proposed method with pseudo-multi-sampling or correlated multi-sampling for lower bit conversion reduces the number of clock cycles by 99.7 or 98.8%, respectively, compared with the conventional multi-sampling method.
Keywords :
analogue-digital conversion; sampling methods; A/D conversion time; CMS; PMS; analogue-to-digital converter; clock cycles; correlated multisampling method; high-speed two-step single-slope ADC; low-noise ADC; lower bit conversion; noise reduction; partial conversion; pseudomultisampling method; two-step ADC architecture; upper bits conversion;
fLanguage :
English
Journal_Title :
Electronics Letters
Publisher :
iet
ISSN :
0013-5194
Type :
jour
DOI :
10.1049/el.2014.3436
Filename :
7042418
Link To Document :
بازگشت