DocumentCode :
67209
Title :
A 6-b 1.6-GS/s ADC With Redundant Cycle One-Tap Embedded DFE in 90-nm CMOS
Author :
Tabasy, Ehsan Zhian ; Shafik, Ayman ; Shan Huang ; Yang, Noah Hae-Woong ; Hoyos, Sebastian ; Palermo, Samuel
Author_Institution :
Electr. Eng. Dept., Texas A&M Univ., College Station, TX, USA
Volume :
48
Issue :
8
fYear :
2013
fDate :
Aug. 2013
Firstpage :
1885
Lastpage :
1897
Abstract :
ADC-BASED serial link receivers are emerging in order to scale data rates over high attenuation channels. Embedding partial equalization inside the front-end ADC can potentially result in lowering the complexity of back-end DSP and/or decreasing the ADC resolution requirement, which results in a more energy-efficient receiver. This paper presents a 6-b 1.6-GS/s ADC with a novel embedded DFE structure. A redundant cycle technique is proposed for a time-interleaved SAR ADC, which relaxes the DFE feedback critical path delay with low power/area overhead. The 6-b prototype ADC with embedded one-tap DFE is fabricated in an LP 90-nm CMOS process and achieves 4.75-bits peak ENOB and 0.46 pJ/conv.-step FOM at a 1.6-GS/s sampling rate. Enabling the embedded DFE while operating at 1.6 Gb/s over a 46-in FR4 channel with 14-dB loss at Nyquist bandwidth opens a previously closed eye and allows for a 0.2 UI timing margin at a BER=10-9. Total ADC power including front-end T/Hs and reference buffers is 20.1 mW, and the core time-interleaved ADC occupies 0.24 mm 2 area.
Keywords :
CMOS integrated circuits; analogue-digital conversion; decision feedback equalisers; error statistics; low-power electronics; ADC-based serial link receivers; BER; ENOB; FOM; FR4 channel; LP CMOS process; Nyquist bandwidth; UI timing margin; analog-to-digital converter resolution; back-end DSP; bit rate 1.6 Gbit/s; data rates; decision feedback equalizer; energy-efficient receiver; feedback critical path delay; high attenuation channels; loss 14 dB; low power-area overhead; partial equalization; power 20.1 mW; redundant cycle one-tap embedded DFE; reference buffers; size 46 in; size 90 nm; successive approximation register; time-interleaved SAR; word length 4.75 bit; Bit error rate; CMOS integrated circuits; Clocks; Decision feedback equalizers; Delays; Receivers; ADC-based receiver; Analog-to-digital converter (ADC); decision feedback equalizer (DFE); embedded equalization; successive approximation register (SAR); time interleaving;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2013.2259036
Filename :
6517326
Link To Document :
بازگشت