DocumentCode :
673094
Title :
Test solutions for nanoscale Systems-on-Chip: Algorithms, methods and test infrastructure
Author :
Zorian, Y. ; Shoukourian, S.
Author_Institution :
Synopsys, Mountain View, CA, USA
fYear :
2013
fDate :
23-27 Sept. 2013
Firstpage :
1
Lastpage :
3
Abstract :
With technologies shrinking and design complexity increasing, it becomes crucial that embedded in chip test and repair solutions keep up with the advances in order to consistently provide superior chip quality and yield optimization. The embedded test approaches developed for designs done a few years ago are not sufficient for today´s designs, which are bigger, faster, hierarchical and much more sensitive to area, timing and power. Similarly, the embedded test solutions developed e.g. for 28-nm technology nodes will not deliver the same level of test quality, diagnosis accuracy and repair efficiency for 14-nm technology nodes, as defects and failure mechanisms change with process technologies shrink.
Keywords :
fault diagnosis; integrated circuit testing; system-on-chip; chip quality; chip yield optimization; diagnosis accuracy; embedded in chip repair efficiency; embedded in chip test solution; failure mechanism; nanoscale system-on-chip; test infrastructure; test quality; Awards activities; Conferences; IP networks; Maintenance engineering; Materials; System-on-chip; Testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Science and Information Technologies (CSIT), 2013
Conference_Location :
Yerevan
Print_ISBN :
978-1-4799-2460-8
Type :
conf
DOI :
10.1109/CSITechnol.2013.6710371
Filename :
6710371
Link To Document :
بازگشت