Title :
Design of a robust and ultra-low-voltage pulse-triggered flip-flop in 28nm UTBB-FDSOI technology
Author :
Bernard, Sebastien ; Valentian, Alexandre ; Belleville, Marc ; Bol, David ; Legat, Jean-Didier
Author_Institution :
CEA-LETI, MINATEC, Grenoble, France
Abstract :
So far, pulse-triggered flip-flops (pulsed-FFs) are mainly used in high-performance digital circuits, thanks to their small data-to-output delay. However, they suffer from a poor robustness to local variations occurring at ultra-low-voltage (ULV). Thanks to an innovative pulse generator, the operability of an energy-efficient pulsed-FF was validated at ultra-low operating supply voltage. Measurements of delays and correct functionality are performed in 28nm FDSOI technology. Then, the effect of back bias voltage, a key point in FDSOI technology, is studied and it is shown that our pulsed-FF reaches a minimum operating supply voltage of 170mV.
Keywords :
delay circuits; flip-flops; integrated circuit design; low-power electronics; silicon-on-insulator; UTBB-FDSOI technology; back bias voltage; correct functionality; delay measurements; high-performance digital circuits; robust design; size 28 nm; ultralow-voltage pulse-triggered flip-flop; voltage 170 mV; Clocks; Delays; Latches; Pulse generation; Robustness; Threshold voltage; Voltage measurement;
Conference_Titel :
SOI-3D-Subthreshold Microelectronics Technology Unified Conference (S3S), 2013 IEEE
Conference_Location :
Monterey, CA
DOI :
10.1109/S3S.2013.6716555