DocumentCode :
676318
Title :
Recent advances in die stacking and 3D FPGA
Author :
Rahman, Aminur
Author_Institution :
Altera, San Jose, CA, USA
fYear :
2013
fDate :
9-11 Dec. 2013
Firstpage :
1
Lastpage :
1
Abstract :
Summary form only given. Die stacking technology with high-bandwidth interconnect is enabling new product architectures and capabilities. Although 3D integration, where TSVs are incorporated in active device layers, is the Holy-Grail of die stacking, the early phase of technology adoption is driven by passive silicon interposer (2.5D) based integration scheme or some variants of it. This presentation will provide an overview of recent advances in die stacking and FPGA application trends which are driving the need for stacking technologies. I will present some of the industry challenges in technology integration and design infrastructure and how they are being addressed to enable broader technology adoption.
Keywords :
elemental semiconductors; field programmable gate arrays; integrated circuit design; integrated circuit interconnections; silicon; three-dimensional integrated circuits; 2.5D based integration scheme; 3D FPGA; 3D integration; Si; TSV; active device layers; design infrastructure; die stacking technology; high-bandwidth interconnect; holy-grail; passive silicon interposer based integration scheme; product architectures; product capabilities;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field-Programmable Technology (FPT), 2013 International Conference on
Conference_Location :
Kyoto
Print_ISBN :
978-1-4799-2199-7
Type :
conf
DOI :
10.1109/FPT.2013.6718318
Filename :
6718318
Link To Document :
بازگشت