Title :
Approximate XOR/XNOR-based adders for inexact computing
Author :
Zhixi Yang ; Jain, Abhishek ; Jinghang Liang ; Jie Han ; Lombardi, Floriana
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of Alberta, Edmonton, AB, Canada
Abstract :
Power dissipation has become a significant issue for integrated circuit design in nanometric CMOS technology. To reduce power consumption, approximate implementations of a circuit have been considered as a potential solution for applications in which strict exactness is not required. In inexact computing, power reduction is achieved through the relaxation of the often demanding requirement of accuracy. In this paper, new approximate adders are proposed for low-power imprecise applications. These adders are based on XOR/XNOR gates with multiplexers implemented by pass transistors. The proposed approximate XOR/XNOR-based adders (AXAs) are evaluated and compared with respect to energy consumption, delay, area and power delay product (PDP) with an accurate full adder. The metric of error distance is used to evaluate the reliability of the approximate designs. Simulation by Cadence´s Spectre in TSMC 65nm process has shown that the proposed designs consume less power and have better performance (such as a lower propagation delay) compared to the accurate XOR/XNOR-based adder, while the error distance remains similar or better than other approximate adder designs.
Keywords :
adders; integrated circuit design; integrated circuit reliability; logic design; low-power electronics; AXAs; Cadence´s Spectre; PDP; TSMC; XOR/XNOR gates; approximate XOR/XNOR-based adders; energy consumption; error distance; full adder; inexact computing; integrated circuit design; multiplexers; nanometric CMOS technology; pass transistors; power consumption reduction; power delay product; power dissipation; reliability evaluation; size 65 nm; Adders; Approximation methods; Delays; Energy consumption; Logic gates; Transistors; Adders; Approximate adders; Approximate computing; Error distance; Inexact computing; Low power;
Conference_Titel :
Nanotechnology (IEEE-NANO), 2013 13th IEEE Conference on
Conference_Location :
Beijing
Print_ISBN :
978-1-4799-0675-8
DOI :
10.1109/NANO.2013.6720793