DocumentCode
678774
Title
Simulation and experimental verification: Dopant-free Si-nanowire CMOS technology on silicon-on-insulator material
Author
Schwalke, Udo ; Wessely, Frank ; Krauss, T.
Author_Institution
Inst. for Semicond. Technol. & Nanoelectron., Tech. Univ. Darmstadt, Darmstadt, Germany
fYear
2013
fDate
16-18 Dec. 2013
Firstpage
1
Lastpage
6
Abstract
In CMOS technology, NMOS- and PMOS-FETs are hardware defined by choosing the appropriate doping of source (S) and drain (D) junctions with respect to the substrate. However, in this work we report on a novel CMOS multi-gate (MG) nanowire field-effect transistor (NWFET) architecture on silicon-on-insulator (SOI) material which is virtually free of doping. The MG-NWFETs are originally ambipolar nanowire devices with midgap Schottky-barriers serving as S/D contacts. A tri-gate structure is used as front-gate for current control across the NWFET whereas a planar back-gate is used to select the desired unipolar device type (i.e. NMOS or PMOS) via field-induced accumulation of electrons or holes, respectively. Both, logic and memory devices can be realized with the same simple nanowire structure. By means of 2D and 3D device simulation and subsequent experimental verification the potential of this novel reconfigurable device and circuit architecture will be demonstrated.
Keywords
CMOS logic circuits; CMOS memory circuits; MOSFET; Schottky barriers; elemental semiconductors; nanowires; semiconductor doping; silicon-on-insulator; 2D device simulation; 3D device simulation; CMOS MG NWFET architecture; CMOS multigate nanowire field-effect transistor architecture; NMOSFET; PMOSFET; S-D contacts; SOI material; ambipolar nanowire devices; circuit architecture; current control; dopant-free silicon-nanowire CMOS technology; field-induced electron accumulation; field-induced hole accumulation; front-gate; logic devices; memory devices; midgap Schottky-barriers; nanowire structure; planar back-gate; reconfigurable device; silicon-on-insulator material; source-drain junction doping; trigate structure; unipolar device type; CMOS integrated circuits; Charge carrier processes; Inverters; Nanoscale devices; Silicon; Transistors; CMOS Inverter; Dopant-free CMOS; Reconfigurable Logic; Silicon Nanowire Field-Effect Transistor; Silicon-on-Insulator; System-on-a-Chip;
fLanguage
English
Publisher
ieee
Conference_Titel
Design and Test Symposium (IDT), 2013 8th International
Conference_Location
Marrakesh
Type
conf
DOI
10.1109/IDT.2013.6727098
Filename
6727098
Link To Document